

Due Date: Sat Nov 7, 2015 by 9 PM

| Name: Solutions            |  |
|----------------------------|--|
| Lab Section & TF:          |  |
| Collaborators:             |  |
|                            |  |
| For Grading Purposes Only: |  |
| Q1:/16                     |  |
| Q2: / 10                   |  |
| Q3: / 10                   |  |
| Q4: / 20                   |  |
| Q5: / 10                   |  |
| Q6: / 14                   |  |

Total:\_\_\_\_/80

#### **Problem 1: Combinational Logic (16 points)**

NAND and NOR gates are called universal logic gates because they can be used to implement any other gate or combination thereof. Using only 2-input NOR gates, implement (that is show the logic circuit) the following logic gates.

a. (2 points) AND gate



b. (2 points) OR gate



c. (2 points) NOT gate



d. (2 points) Simplify the following equations

$$Y = \overline{A(A+B)} + B(\overline{A}+C) + C(\overline{B}+\overline{C})$$

$$Y = \overline{A(A+B)} + B\overline{A} + BC + C\overline{B} + C\overline{C}$$

$$= \overline{A(B+B)} + C(B+B)$$

$$= \overline{A+C}$$

$$Y = \overline{A+C} = A.\overline{C}$$

e. (2 points) Construct the truth table for the following circuit:



f. (2 points) Using the circuit from part (e), write a corresponding logic equation for output Z.

$$Z = \overline{AB} + \overline{AB} + \overline{AB} + \overline{AB}$$

$$= \overline{AB} + \overline{AB} + \overline{AB}$$

$$Z = \overline{AB} + \overline{AB} + \overline{AB}$$

$$= \overline{A(B+B)} + \overline{AB}$$

$$Z = \overline{A} + \overline{AB}$$
 Dellorganis
$$= A \cdot (\overline{A} + B)$$

$$= A\overline{A} + AB$$

$$Z = AB$$

g. (2 points) Using the circuit from part (e), design a circuit that produces the same output using at most two logic gates. You may use only AND, OR, and NOT gates.



h. (2 points) Find and simplify the logic expression for *Out* that corresponds to the truth table below.

| Α | В | С | Out |
|---|---|---|-----|
| 0 | 0 | 0 | 1   |
| 0 | 0 | 1 | 1   |
| 0 | 1 | 0 | 1   |
| 0 | 1 | 1 | 0   |
| 1 | 0 | 0 | 1   |
| 1 | 0 | 1 | 0   |
| 1 | 1 | 0 | 1   |
| 1 | 1 | 1 | 1   |

$$\overline{Out} = \overline{ABC} + \overline{ABC} = (\overline{AB} + \overline{AB})C$$
  
 $\overline{Out} = (\overline{A} + \overline{AB})C$ 

#### **Problem 2: Practical Combinational Logic (10 points)**

Using logic gates of your choice, with as many inputs as you wish, create a circuit that turns on red (R), green (G) or blue (B) light-emitting diodes, depending on the number of 1's in the 3-bit input number  $X_2X_1X_0$ :

- The red LED is on only when exactly one of the three input bits is  $1 (X_2X_1X_0 = 010)$
- The green LED is on when exactly two of the three input bits are 1 ( $X_2X_1X_0 = 110$ )
- The blue LED is on when all three input bits are 1 ( $X_2X_1X_0 = 111$ )
- All LEDs are off when all the bits are zero  $(X_2X_1X_0 = 000)$

a.

a. (4 points) Write the truth table for this circuit.

| X | 2 | X, | Xo | R   | G | B |  |
|---|---|----|----|-----|---|---|--|
|   | 5 | 0  | 0  | 0   | 0 | 0 |  |
| , | 0 | Ö  | 1  |     | O | 0 |  |
|   | 0 | 1. | 0  | ١ ، | 0 | 0 |  |
|   | 0 | 1  | 1  | 6   | 1 | 6 |  |
|   | 1 | 0  | 0  | 1   | O | Ó |  |
|   | 1 | O  | 1  | 0   | 1 | O |  |
|   | ١ | 1  | 0  | 0   | 1 | 0 |  |
|   | 1 | 1  | 1  | 0   | Ó | 1 |  |
|   |   |    |    |     | 6 |   |  |

b. (3 points) Write the logic equations for output R, G, and B signals.

$$R = \overline{X_{2}}\overline{X_{1}}X_{0} + \overline{X_{2}}X_{1}\overline{X_{0}} + \overline{X_{2}}\overline{X_{1}}\overline{X_{0}}$$

$$G = \overline{X_{2}}X_{1}X_{0} + \overline{X_{2}}\overline{X_{1}}X_{0} + \overline{X_{2}}\overline{X_{1}}\overline{X_{0}}$$

$$B = \overline{X_{2}}X_{1}X_{0}$$

c. (3 points) Draw the corresponding circuit diagram in the space below.

## ONLY USING HAND, NOR + INVERTERS



MANY CORRECT ANSWERS POSSIBLE
CAN USE 2-INPUT gates as well.

#### **Problem 3: Sequential Logic with D Flip-Flops (10 points)**

Consider the sequential logic circuit shown below made of four D flip-flops.



a. (8 points) Draw the waveforms for the outputs of each flip-flop (#0-3) below.



b. (2 points) What does this circuit do? What is it called?

Circuit shifts data from IN through each flip-flop Called a shift register

#### **Problem 4: Counter (20 points)**

Realize a count-down counter according to following rules:

- Counter has one input signal SET (in addition to the CLOCK signal)
- When SET=1, number 3 is written into counter
- When SET=0, counter counts down as follows 3, 2, 1, 0, 3, 2, 1, 0, ...
- Output of the counter is its present state
- a. (7 points) Draw the finite state machine diagram for this counter.



b. (3 points) How many input wires, output wires and flip-flops would you need to implement this FSM?

c. (5 points) Draw the truth table for the counter (finite state machine) that describes the transitions from one state to another.

| Set  | Q,              | Qo     | Q,(t+1) | Qo(t+1)     |
|------|-----------------|--------|---------|-------------|
| 0000 | 0 0 1 1 0 0 1 1 | 010101 | 0001    | 0 1 0 1 1 1 |

d. (5 points) Draw the circuit for this counter using synchronous D flip-flops sensitive to the rising edge of the clock signal and as many logic gates as needed. Logic gates can have as many inputs as you wish.

$$\overline{Q}_{1}(t+1) = \overline{S}(Q_{1} \oplus Q_{0})$$

$$Q_{1}(t+1) = S + \overline{(Q_{1} \oplus Q_{0})}$$

$$\overline{Q}_{0}(t+1) = \overline{S}Q_{0}$$

$$Q_{0}(t+1) = S + \overline{Q}_{0}$$



#### **Problem 5: Finite State Machines (10 points)**

One day while you were dozing off during ES50 lecture you were struck by stroke of genius!

"All of these electronic gizmos are so complicated nowadays," you think to yourself. "Who wants a phone that can do everything when you can have a phone that does next to nothing???"

As you start to rush off to the iLab, you get to thinking and realize that the only thing that people really do on their phones is call their parents once or twice a day, just to check in. You figure that you could design a phone that has three buttons, one to call each of your two parents, and one to end the current call.

Design an FSM for your invention according to the following rules:

- You should have states that correspond to each phone call and to an idle state while you're not
  in a call
- When you push button 1 or button 2 while the phone is idle, you should place a call
- If you push a button other than "End Call" while you're in the middle of a call, your phone should stay on the same call and ash an LED to remind you to keep talking
- Pressing "End Call" while your phone is idle should elicit a recording that enthusiastically reminds you to "Call your mom!"
- Also be sure that your phone doesn't hang up when you don't push any buttons!
- a) (2 points) How many states, input, and outputs does this phone have?

3 states IDLE, CALLI, CALLI
Am inputs nothing, button 1, button 2, end call
3 outputs "Call Mom!", LED ON,
NOTHING

b) (3 points) How many flip-flops would you need to represent your states? How many input and output wires do you need?

2 Flip flops for 3 states
2 input wires for 4 input possibilities
2 output wires for 3 possible outputs

c) (5 points) Draw your FSM. On your drawing, you should utilize (and identify somewhere) encoded inputs, outputs, and states.

STATES

Idle: 00

Call1: 01

Call2: 10

NO INPUT: 00
Push Button 1:01
Push Button 2:10
End Call:11

NOTHING: 00 LED ON: 01 CALLMOM: LO

IMPUT/OUTPUT.



### **Problem 6: Sequential Logic (14 points)**

Refer to the circuit below



a) (5 points) The circuit above has two distinct blocks of sequential logic. The second is replicated below. Fill out a truth table for this block by examining the circuit for all possible inputs.



b) (2 points) Can you identify this block as a standard sequential logic gate?

Clock level sensitive D latch

(Not edge sensitive)

c) (3 points) Based on your truth table for part (a), draw the block's output in response to the arbitrary input signal and clock signal below



d) (2 points) From part (a) and part (b), it appears that the output Q can only change while the clock has a particular value. In other words, Q is "frozen" for one of the clock levels. For what clock level (high or low) is the gate "frozen" and for which level is it "active"? Explain the significance of a "frozen" output.

# "Frozen" state holds data, implements memory

e) (2 points) Let's return to the entire circuit, shown below. Is it possible for both of the sequential logic blocks to be "active" simultaneously? (Hint: look at the two inverters. Is it possible for both of the clock signals to be "high" at the same time?)



No. By design, Block 1 + Block 2 get also complementary clock signals CIK + CIK